

# YMS1524

## IO Type 8 bit OTP MCU with 2K-bit EEPROM

## Datasheet

Version 0.00 - July 10, 2025

Copyright © 2025 by PADAUK Technology Co., Ltd., all rights reserved.

6F-6, No.1, Sec. 3, Gongdao 5th Rd., Hsinchu City 30069, Taiwan, R.O.C. TEL: 886-3-572-8688 🙀 www.padauk.com.tw



## **IMPORTANT NOTICE**

PADAUK Technology reserves the right to make changes to its products or to terminate production of its products at any time without notice. Customers are strongly recommended to contact PADAUK Technology for the latest information and verify whether the information is correct and complete before placing orders.

PADAUK Technology products are not warranted to be suitable for use in life-support applications or other critical applications. PADAUK Technology assumes no liability for such applications. Critical applications include, but are not limited to, those which may involve potential risks of death, personal injury, fire or severe property damage.

Any programming software provided by PADAUK Technology to customers is of a service and reference nature and does not have any responsibility for software vulnerabilities. PADAUK Technology assumes no responsibility for any issue caused by a customer's product design. Customers should design and verify their products within the ranges guaranteed by PADAUK Technology. In order to minimize the risks in customers' products, customers should design a product with adequate operating safeguards.



## **Table of content**

| Revision History                             | 5  |
|----------------------------------------------|----|
| Usage Warning:                               | 5  |
| 1. Description                               | 6  |
| 2. Application                               | 6  |
| 3. Ordering / Package Information            | 7  |
| 4. EEPROM Device Characteristics             | 9  |
| 4.1. Reliability Parameters <sup>[1]</sup>   | 9  |
| 4.2. Capacitance <sup>[1]</sup>              | 9  |
| 4.3. DC Characteristics                      | 9  |
| 4.4. AC Characteristic                       | 10 |
| 5. Internal communications                   | 11 |
| 5.1. Bus Timing                              | 11 |
| 5.2. Write cycle timing                      | 11 |
| 5.3. EEPROM communication signal             | 12 |
| 5.3.1. Start and stop signals (Start / Stop) | 12 |
| 5.3.2. Response Signal (ACK)                 | 13 |
| 5.3.3. Standby mode                          | 13 |
| 5.3.4. Software Reset                        | 13 |
| 5.4. EEPROM communication signal             | 14 |
| 5.4.1. Device address                        | 14 |
| 5.4.2. Data Address                          | 14 |
| 5.4.3. Single Byte Write Operation           | 15 |
| 5.4.4. Page Write Operation                  | 16 |
| 5.4.5. Answer Polling                        | 16 |



| 5.4.6. Read operation                               | 17                          |
|-----------------------------------------------------|-----------------------------|
| 5.4.7. Read current address                         | 17                          |
| 5.4.8. Random Read                                  | 18                          |
| 5.4.9. Sequential Reading                           | 18                          |
| amming                                              | 19                          |
| Programming Precautions                             | 21                          |
| al Application                                      | 21                          |
| ct file Demo                                        | 22                          |
| ge Information                                      | 23                          |
| tch=1.27 mm=0.05 inch, Body Width=3.9 mm=150 mil)   | 23                          |
| Pitch=1.27 mm=0.05 inch, Body Width=3.9 mm=150 mil) | 24                          |
|                                                     | 5.4.7. Read current address |



## **Revision History**

| Revision | Date       | Description         |
|----------|------------|---------------------|
| 0.00     | 2025/07/10 | Preliminary version |

## **Usage Warning:**

Users must read the APN (Application Note) associated with the YMS1524 carefully before using the IC. Please go to the official website to download and check the latest APN information associated with it: <a href="https://www.padauk.com.tw/en/product/search\_list.aspx?kw=YMS1524">https://www.padauk.com.tw/en/product/search\_list.aspx?kw=YMS1524</a>

(The following picture are for reference only.)



### 1. Description

YMS1524 series mainly consists of two parts:

- PMS152 MCU
- 2Kbit EEPROM

Among them, PMS152 is an IO type OTP MCU, supporting Mini-C / ASM language, easy to program. For details on the use of PMS152, please refer to the "PMS152 Datasheet" on PADAUK' s official website.

The built-in 2K-bit EEPROM, as an I<sup>2</sup>C-compatible serial EEPROM (electrically erasable programmable memory) device, contains a 256×8-bit memory array with 8 bytes per page, which can provide more data storage for the MCU Take space.

The main storage space of YMS1524 are as follows:

- OTP ROM (Word) : 1.15KW
- SRAM (Byte) : 80
- EEPROM: 2K bit = 256×8bit = 32 pages× 8 byte

## 2. Application

- toys
- home appliances
- Downlights, LED light ornaments, etc.
- General electronics



## 3. Ordering / Package Information





| Din         |              | Input         | : / Outp     | ut                    | Special features |                |            |                      |                   |        |              |
|-------------|--------------|---------------|--------------|-----------------------|------------------|----------------|------------|----------------------|-------------------|--------|--------------|
| Pin<br>Name | 1/0          | Pull-<br>high | Wake-<br>up  | open-drai<br>n output | Crystal          | Compara<br>tor | PWM        | External<br>interrup | External<br>Reset | EEPROM | Writing      |
| PA0         | $\checkmark$ | $\checkmark$  | $\checkmark$ |                       |                  | СО             | PG0        | INT0                 |                   |        |              |
| PA3         | $\checkmark$ |               | $\checkmark$ |                       |                  | CIN-           | TM2<br>PG2 |                      |                   |        | $\checkmark$ |
| PA4         | $\checkmark$ | $\checkmark$  | $\checkmark$ |                       |                  | CIN+<br>CIN-   | PG1        | INT1A                |                   |        | $\checkmark$ |
| PA5         | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$          |                  |                | PG2        |                      | $\checkmark$      |        | $\checkmark$ |
| PA6         | $\checkmark$ | $\checkmark$  | $\checkmark$ |                       | X2               |                |            |                      |                   |        | $\checkmark$ |
| PA7         | $\checkmark$ | $\checkmark$  | $\checkmark$ |                       | X1               |                |            |                      |                   |        |              |
| PB0         |              | $\checkmark$  | $\checkmark$ |                       |                  | 7.604          |            | INT1                 |                   |        | huhu 40, 000 |

©Copyright 2025, PADAUK Technology Co. Ltd



## YMS1524 8bit OTP Type IO Controller, with 2K-bit EEPROM

|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input        | : / Outp     | ut        |         |         | :   | Special fea | itures                                          |              |                     |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-----------|---------|---------|-----|-------------|-------------------------------------------------|--------------|---------------------|
| Pin<br>Name |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Pull-        | Wake-        | open-drai | Ormatal | Compara |     | External    | External                                        | FEDDOM       | <b>\A</b> /within m |
| Name        | 1/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | high         | up           | n output  | Crystal | tor     | PWM | interrup    | Reset                                           | EEPROM       | Writing             |
| PB1         | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\checkmark$ | $\checkmark$ |           |         |         |     |             |                                                 |              |                     |
| PB2         | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |              |           |         |         | TM2 |             |                                                 |              |                     |
| 1 02        | v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | v            | v            |           |         |         | PG2 |             |                                                 |              |                     |
| PB3         | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\checkmark$ | $\checkmark$ |           |         |         | PG2 |             |                                                 |              |                     |
| PB4         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | $\checkmark$ |           |         |         | TM2 |             |                                                 |              |                     |
|             | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ,            | ,            |           |         |         | PG0 |             |                                                 |              |                     |
| PB5         | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\checkmark$ | $\checkmark$ |           |         |         | PG0 | INT0A       |                                                 |              |                     |
| PB6         | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\checkmark$ |              |           |         |         |     |             |                                                 | SDA          |                     |
| PB7         | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\checkmark$ |              |           |         |         |     |             |                                                 | SCL          |                     |
| WP          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |              |           |         |         |     |             |                                                 | $\checkmark$ |                     |
| VDD/        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |              |           |         |         |     |             |                                                 | EVDD         | $\checkmark$        |
| GND/        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |              |           |         |         |     |             |                                                 | EGND         | $\checkmark$        |
| 注意          | <ol> <li>All I/O pins have: Schmitt trigger input: CMOS voltage reference bit.</li> <li>When a pin is used as a PWM output port, its IO function is automatically deactivated.</li> <li>When the PA5 pin is set as an input, please connect a 33 Ω resistor in series for systems requiring high immunity.</li> <li>VDD/EVDD: VDD is the MCU power supply, EVDD is the VCC of the EEPROM, inside the MCU, the two are connected together (double bonding), while externally they are the same pins.</li> <li>GND/EGND: GND is the MCU ground pin, and EGND is the GND of the EEPROM. Inside the MCU, the two are connected together (double bonding), while externally they are the same pin.</li> </ol> |              |              |           |         |         |     |             | ACU, the<br>he MCU,<br>with the<br>red to a low |              |                     |



## 4. EEPROM Device Characteristics

#### 4.1. Reliability Parameters <sup>[1]</sup>

| Symbol  | Description    | Min       | Тур | Мах | Unit             |
|---------|----------------|-----------|-----|-----|------------------|
| EDR [2] | Endurance      | 1,000,000 |     |     | Write Cycle Time |
| DRET    | Data retention | 100       |     |     | year             |

Notes: [1] This parameter is determined by characterization and is not 100% tested

[2] Conditions: 25°C, 3.3V, page mode.

#### 4.2. Capacitance <sup>[1]</sup>

| Symbol | Description                              |   | Unit | Conditions            |
|--------|------------------------------------------|---|------|-----------------------|
| Cı/o   | Input / Output Capacitance (SDA)         | 8 | pF   | V <sub>I/O</sub> =GND |
| Cin    | Input Capacitance (E0, E1, E2, WCB, SCL) | 6 | pF   | V <sub>IN</sub> =GND  |

Notes: [1] Conditions:  $T_A = 25$  °C, F = 1MHz,  $V_{CC} = 5.0$ V.

#### 4.3. DC Characteristics

Unless IMPORTANT NOTICE, the following data are measured at V<sub>CC</sub> = 1.7V ~ 5.5V, T<sub>A</sub> = -40  $^{\circ}$ C ~ 85  $^{\circ}$ C

| Symbol           | Description                                   | Min    | Тур  | Мах     | Unit | Conditions                                    |
|------------------|-----------------------------------------------|--------|------|---------|------|-----------------------------------------------|
| E2Vcc            | DC supply voltage                             | 1.7    |      | 5.5     | V    |                                               |
|                  | Other allow Ourse at                          | -      | -    | 1.0     | uA   | V <sub>CC</sub> = 3.3V, T <sub>A</sub> = 75°C |
| lsb              | Standby Current                               | -      | -    | 3.0     | uA   | V <sub>CC</sub> = 3.3V, T <sub>A</sub> = 75°C |
| Icc1             | Supply Current                                | -      | 0.2  | 0.4     | mA   | V <sub>cc</sub> =5.5V, read@400Khz            |
| Icc2             | Supply Current                                | -      | 0.8  | 1.6     | mA   | V <sub>cc</sub> =5.5V, write@400Khz           |
| lu               | Input Leakage Current                         | -      | 0.1  | 1.0     | uA   | V <sub>IN</sub> = V <sub>CC</sub> or GND      |
| Ilo              | Output Leakage Current                        | -      | 0.05 | 1.0     | uA   | Vout = Vcc or GND                             |
| VIL              | Input Low Level                               | -0.6   | -    | 0.3Vcc  | V    |                                               |
| VIH              | Input High Level                              | 0.7Vcc | -    | Vcc+0.5 | V    |                                               |
| V <sub>OL1</sub> | Output Low Level V <sub>CC</sub> = 1.7V (SDA) | -      | -    | 0.2     | V    | I <sub>OL</sub> = 1.5 mA                      |
| V <sub>OL2</sub> | Output Low Level V <sub>CC</sub> = 3.0V (SDA) | -      | -    | 0.4     | V    | I <sub>OL</sub> = 2.1 mA                      |

©Copyright 2025, PADAUK Technology Co. Ltd



#### 4.4. AC Characteristic

Unless IMPORTANT NOTICE, the following data are measured under Vcc= 1.7V ~ 5.5V,  $T_A = -40$  °C~75°C , C<sub>L</sub>=100pF, and the test conditions are in Notes [2].

| Symbol          | Description                                                      | 1    | .7≤V <sub>cc</sub> <2 | .5  | 2    | .5≤V <sub>cc</sub> ≤5 | .5   | Unit |
|-----------------|------------------------------------------------------------------|------|-----------------------|-----|------|-----------------------|------|------|
| Symbol          | Description                                                      | Min  | Тур                   | Мах | Min  | Тур                   | Мах  | Unit |
| fsc∟            | Clock Frequency, SCL                                             | -    | -                     | 400 | -    | -                     | 1000 | KHz  |
| tLOW            | Clock Pulse Width Low                                            | 1.3  | -                     | -   | 0.4  | -                     | -    | us   |
| tніgн           | Clock Pulse Width High                                           | 0.6  | -                     | -   | 0.4  | -                     | -    | us   |
| t <sub>AA</sub> | Clock Low to Data Out Valid                                      | 0.05 | -                     | 0.9 | 0.05 | -                     | 0.55 | us   |
| tı              | Noise Suppression Time                                           | -    | -                     | 0.1 | -    | -                     | 0.05 | us   |
| tBUF            | Time the bus must be free before<br>a new transmission can start | 1.3  | -                     | -   | 0.5  | -                     | -    | us   |
| thd.sta         | Start Hold Time                                                  | 0.6  | -                     | -   | 0.25 | -                     | -    | us   |
| tsu.sta         | Start Setup Time                                                 | 0.6  | -                     | -   | 0.25 | -                     | -    | us   |
| thd.dat         | Data In Hold Time                                                | 0    | -                     | -   | 0    | -                     | -    | us   |
| tsu.dat         | Data In Setup Time                                               | 0.1  | -                     | -   | 0.1  | -                     | -    | us   |
| t <sub>R</sub>  | Inputs Rise Time <sup>[1]</sup>                                  | -    | -                     | 0.3 | -    | -                     | 0.3  | us   |
| t⊧              | Inputs Fall Time <sup>[1]</sup>                                  | -    | -                     | 0.3 | -    | -                     | 0.1  | us   |
| tsu.sto         | Stop Setup Time                                                  | 0.6  | -                     | -   | 0.25 | -                     | -    | us   |
| t <sub>DH</sub> | Data Out Hold Time                                               | 0.05 | -                     | -   | 0.05 | -                     | -    | us   |
| twr             | Write Cycle Time                                                 | -    | -                     | 5   | -    | -                     | 5    | ms   |

Notes:

[1] This parameter is determined by characterization and is not 100% tested.

[2] AC measurement conditions:

♦ R<sub>L</sub> (connected to V<sub>CC</sub>): 1.3k (2.5V, 5.5V), 10k (1.7V)

♦ Input pulse voltage: 0.3Vcc ~ 0.7Vcc

♦ Input rise/fall time: ≤50ns

♦ Input/output timing reference voltage: 0.5Vcc



## 5. Internal communications

5.1. Bus Timing



Fig 1: Bus Timing Diagram

#### 5.2. Write cycle timing

The write cycle time,  $t_{WR}$ , is the time from the valid end signal of a write sequence to the end of the internal clear/write cycle.







#### 5.3. EEPROM communication signal

The communication signal line between EEPROM and MCU is as follows:

#### EEPROM\_SDA <==> MCU\_PB6, EEPROM\_SCL <==> MCU\_PB7

Data changes on the SDA pins can only be done with SCL low, and SDA changes during SCL high will represent start and end signals.



Fig 3: Data Validity

#### 5.3.1. Start and stop signals (Start / Stop)

With SCL high, a change in the rising or falling edge of the data line SDA will indicate the beginning

or end of the data transfer as shown below:







#### 5.3.2. Response Signal (ACK)

After each byte (8 binary bits) is received, at the ninth clock signal, the EEPROM will respond with a low-level ACK response signal on SDA to indicate that the current device has received a byte. The transmission of the next byte can begin. The timing diagram is as follows:



Fig.5: Response signal

#### 5.3.3. Standby mode

The built-in EEPROM of YMS1524 has a low-power standby mode, which can be enabled by the following conditions:

- a. After powering connected;
- b. Receive end signal in read mode;
- c. After completing all internal operations.

#### 5.3.4. Software Reset

After protocol interruption, power off or system reset, the EEPROM can be reset through the following steps:

- a. Create a start signal;
- b. Enter 9 clocks continuously;
- c. Create another start signal followed by an end signal.

After completing the above steps, the EEPROM can perform the next communication, as shown in the figure below.





#### Fig.6: Software reset signal

#### 5.4. EEPROM communication signal

#### 5.4.1. Device address

In the YMS1524series, the device address of EEPROM is 0B1010\_000\_x. Among them, the numbers of Bit7 - Bit1 are fixed, and the lowest bit Bit0 is used as the read and write operation bit R/W, which can be 0 or 1. When the R/W bit is 0, the device performs a write operation by default; conversely, when the R/W bit is 1, the device performs a read operation by default.

The EEPROM will compare the address code in the read/write operation command with the actual address of the device 0B1010\_000\_x. If the compared device addresses are consistent, the device will output a "0" to respond. Otherwise, the device will return to standby state.

| Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3<br>(E2) | Bit 2<br>(E1) | Bit 1<br>(E0) | Bit 0<br>(LSB) |
|----------------|-------|-------|-------|---------------|---------------|---------------|----------------|
| 1              | 0     | 1     | 0     | 0             | 0             | 0             | R/W            |

#### 5.4.2. Data Address

| Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(LSB) |
|----------------|-------|-------|-------|-------|-------|-------|----------------|
| A7             | A6    | A5    | A4    | A3    | A2    | A1    | A0             |



#### 5.4.3. Single Byte Write Operation

The write single-byte instruction can only write one byte of data to an address in the chip at a time.

First, a start signal is sent to notify the chip to start command transmission, and then the set device address is transmitted. At this time, the R/W bit should be set to 0, followed by the eight-bit data address, and then the eight-bit data word to be written. Finally, the end signal is sent to indicate the end of this instruction.

The start signal is used to notify the chip to start command transmission, and then transmit the set device address. At this time, the R/W bit should be set to 0, followed by the eight-bit data address, then the eight-bit data word to be written, and finally The end signal indicates the end of this instruction.

After receiving the device address, data address and data word, the EEPROM will feedback a response signal ACK to the MCU.

After receiving the end command, the EEPROM will enter an internally timed write cycle in which all inputs are disabled and the EEPROM will not respond until the write is completed.



Fig.7: Single byte write timing diagram



#### 5.4.4. Page Write Operation

The initialization of page write is the same as that of byte write, but the MCU will not send a stop condition after the first data word is locked. Instead, after the EEPROM acknowledges receipt of the first data word, the MCU can transmit more data words. The EEPROM will respond with a "0" after receiving each data word. After the page write data is written, the stop condition must be used to terminate the page write operation.



Fig.8: Page write timing diagram

The lower three bits of the data word address are internally incremented after each data word is received. The higher data word address bits are not incremented and the memory page row location is retained. When the internally generated data address reaches a page boundary, the subsequent data bytes to be written are rewritten at the beginning of the same page.

If more than 8 data words are transferred to the EEPROM, the data word address will be flipped and the previous data will be overwritten. Address rollover during a write is from the last byte of the current page to the first byte of the same page.

#### 5.4.5. Answer Polling

Once the internally timed write cycle is started, the EEPROM will disable all inputs. At this time, the MCU can use acknowledgment polling to determine whether the EEPROM internal write is complete. Acknowledging a poll operation involves sending a start condition followed by the device address word. The R/W bit represents the desired read/write operation. Only when the internal write cycle is completed will the EEPROM respond with a "0", allowing the read/write operation to continue.



#### 5.4.6. Read operation

Read operations are initiated in the same manner as write operations, except that the Read/Write select bit (R/W) in the device address word should be set to '1'. There are three types of read operations: current address read, random address read and sequential read, which are introduced separately below.

#### 5.4.7. Read current address

The EEPROM internal address counter maintains the last address accessed during the last read or write operation and increments it by one. This address will remain valid between operations as long as the chip remains powered.

When the MCU sends the device address with the R/W bit set to "1" and receives a response from the EEPROM, the data word of the current address will be sent out with the clock. After receiving the data transmitted by the EEPROM, the MCU does not need to send a low-level ACK to the EEPROM. It can directly pull SDA high and wait for one clock before sending the end signal.



Fig.9: Read current address timing diagram



#### 5.4.8. Random Read

Random reads require a "pseudo" byte write operation to load the data word address. Once the EEPROM receives the device address and data address and acknowledges the ACK, the MCU must give another start condition and then send a device address with R/W high to initiate the read operation.

EEPROM identifies the device address, and after responding to ACK, it continuously sends data words with the clock.



The MCU does not respond to "0", but generates an end condition, as shown in Figure 10

Fig 10: Random read timing diagram

#### 5.4.9. Sequential Reading

A sequential read is initiated by the currently read address or a random read address.

After receiving a data word, the MCU will respond with ACK. As long as the EEPROM receives an ACK, it continues to increment the data word address and output sequential data words continuously.

When the memory address limit is reached, the data word address is rolled over and sequential reading continues. Address rollover during a read is from the last byte of the last memory page to the first byte of the first page.

The sequential read operation will terminate when the MCU does not respond with "0" but generates an end condition, as shown in Figure 11.





Fig.11: Sequential Read Timing

### 6. Programming

YMS1524 has a total of 6 programming pins, which are: VDD, PA3, PA4, PA5(VPP), PA6, GND.

YMS1524 can only be programmed with **5S-P-003 and above versions of the writer.**And must specify the package specification in the code project "extern.h" file, the instruction is as follows: (The software environment defaults to S14B package, the IC using S14B package specification does not need to use this instruction.)

When using the YMS1524-S08B: package => 'S08B' (Note: S must be capitalized)

When using the YMS1524-S14B: package => 'S14'





Fig 12: Example of Specify Package Specification Instruction

In addition: When programming the S08B package, simply insert the JP2 jumper cap for P003, and place the IC on the front side with 4 empty spaces.

When programming the S14B package, simply insert the JP2 jumper cap for P003, and place the IC on the front side with 1empty spaces.

Finally, the PIN1 of the chip is the top - left first pin on the textool. Program the chip when the writer shows "IC ready".



Fig 13: YMS1524- JP7 Diagram



#### 6.1. Programming Precautions

- 1. After specifying the package specification in the code project "extern.h" file, it is not necessary to re-transform the file on the writer, otherwise the writer will not recognize the PDK file.
- 2. If you write the program in assembly, you don't need to specify the package in the "extern.h" file when programming, just follow the instructions of the writer software to convert the PDK file and connect it to the jumper.

### 7. Typical Application

The following circuit diagram is one of the typical applications of the YFS1524 series, and is here for the user's reference only.



Fig 14: YMS1524 typical application schematic.



## 8. Project file Demo

The Demo contains the program framework of YMS1524 and the example of E2; please contact our FAE for the engineering documents.



Fig 15: Project file Demo file display



## 9. Package Information

YMS1524 is available in SOP8B and SOP14B packages, the specific size parameters are as follows:

SOP8(Pitch=1.27 mm=0.05 inch, Body Width=3.9 mm=150 mil)







|         | MILLIMETERS |      |  |  |  |  |
|---------|-------------|------|--|--|--|--|
| SYMBOLS | MIN         | MAX  |  |  |  |  |
| A       | -           | 1.75 |  |  |  |  |
| A1      | 0.10        | 0.25 |  |  |  |  |
| A2      | 1.25        | -    |  |  |  |  |
| b       | 0.31        | 0.51 |  |  |  |  |
| С       | 0.10        | 0.25 |  |  |  |  |
| D       | 4.90        | BSC  |  |  |  |  |
| E       | 6.00        | BSC  |  |  |  |  |
| E1      | 3.90        | BSC  |  |  |  |  |
| е       | 1.27        | BSC  |  |  |  |  |
| L       | 0.40        | 1.27 |  |  |  |  |
| h       | 0.25        | 0.50 |  |  |  |  |
| θ°      | 0           | 8    |  |  |  |  |



### SOP14(Pitch=1.27 mm=0.05 inch, Body Width=3.9 mm=150 mil)







| SYMBOLS | MILLIMETERS |      |
|---------|-------------|------|
|         | MIN         | MAX  |
| A       | -           | 1.75 |
| A1      | 0.10        | 0.25 |
| A2      | 1.25        | -    |
| b       | 0.31        | 0.51 |
| С       | 0.10        | 0.25 |
| D       | 8.65 BSC    |      |
| E       | 6.00 BSC    |      |
| E1      | 3.90 BSC    |      |
| e       | 1.27 BSC    |      |
| L       | 0.40        | 1.27 |
| h       | 0.25        | 0.50 |
| θ°      | 0           | 8    |